
7 Series FPGAs Memory Resources www.xilinx.com 49
UG473 (v1.11) November 12, 2014
FIFO Port Descriptions
Figure 2-4 shows the FIFO18E1 in FIFO18_36 mode.
FIFO Port Descriptions
Table 2-3 lists the FIFO I/O port names and descriptions.
X-Ref Target - Figure 2-4
Figure 2-4: FIFO18
DOP[3:0]
DI[31:0]
DIP[3:0]
RDEN
RST
RDCLK
WREN
WRCLK
RSTREG
REGCE
DO[31:0]
RDCOUNT[11:0]
WRCOUNT[11:0]
EMPTY
FULL
ALMOSTEMPTY
ALMOSTFULL
WRERR
RDERR
FIFO18
UG473_c2_04_052610
Table 2-3: FIFO I/O Port Names and Descriptions
Port Name Direction Description
DI Input Data input.
DIP Input Parity-bit input.
WREN Input Write enable. When WREN = 1, data is written to memory.
When WREN = 0, write is disabled. WREN and RDEN must
be held Low before and during the Reset cycle. In addition,
WREN and RDEN should be held Low for two WRCLK and
RDCLK cycles, respectively, after the Reset is deasserted to
guarantee timing.
WRCLK Input Clock for write domain operation.
RDEN Input Read enable. When RDEN = 1, data is read to the output
register. When RDEN = 0, read is disabled. WREN and
RDEN must be held Low before RST is asserted and during
the Reset cycle.
RDCLK Input Clock for read domain operation.
RST Input Asynchronous reset of all FIFO functions, flags, and
pointers. RST must be asserted for five read and write clock
cycles. 7 series FPGAs block RAMs have a synchronizer not
present in previous FPGA architectures that has simplified
the reset function.
RSTREG Input Output register synchronous set/reset. Only used when
EN_SYNC = TRUE and DO_REG = 1. RSTREG_PRIORITY
is always set to RSTREG.
Comentarios a estos manuales